Pro AV Catalog
 
Request Quote
All Products

32-bit Highly Integrated Floating-point SHARC Processor for Home Theater

Model: ADSP-21266

  • 200MHz /1.2 GFLOPs SIMD SHARC core supporting IEEE 32-bit floating-point, 40-bit floating-point and 32-bit fixed-point data types
  • 2MB SRAM, 4MB ROM embedded with industry-standard audio decode and post-processing algorithms
  • 16-bit parallel port
  • Digital audio interface (DAI) enabling user-definable access to peripherals including precision clock generators (PCG), input data port (IDP) and general purpose I/O
  • 22 zero-overhead DMA channels
Compare
Project List
Product Info
Tech Specs
Documents
Third generation of SHARC processors, which includes ADSP-21262, ADSP-21266, ADSP-21364, and ADSP-21365, offers increased performance, audio-centric peripherals and new memory configurations, including on-chip ROM, that are capable of supporting the latest surround-sound decoder algorithms. All devices are pin-compatible and completely code-compatible with all prior SHARC processors. These newest members of SHARC processor family are based on single-instruction, multiple-data (SIMD) core, which supports both 32-bit fixed-point and 32-/40-bit floating-point arithmetic formats making them particularly suitable for high-perfomance audio applications.
Third generation SHARC processors also integrate audio-specific peripherals designed to simplify hardware design and reduce time to market. Grouped together and broadly named digital audio interface (DAI), these functional blocks may be connected to each other or to external pins via software-programmable signal routing unit (SRU). The SRU is innovative architectural feature that enables complete and flexible routing amongst DAI blocks. Peripherals connected through SRU include but are not limited to serial ports, SPI ports, an input data port (IDP), precision clock generators (PCG) and timers. This flexibility of resource utilization combined with ease of use of SHARC Processor programming model allow manufacturers to leverage single hardware design for multiple products with varying I/O requirements.
  • 200MHz /1.2 GFLOPs SIMD SHARC core supporting IEEE 32-bit floating-point, 40-bit floating-point and 32-bit fixed-point data types
  • 2MB SRAM, 4MB ROM embedded with industry-standard audio decode and post-processing algorithms
  • 16-bit parallel port
  • Digital audio interface (DAI) enabling user-definable access to peripherals including precision clock generators (PCG), input data port (IDP) and general purpose I/O
  • 22 zero-overhead DMA channels
  • 6 serial ports (SPORTs) supporting I2S, left-justified sample pair, and TDM modes
  • SPI-compatible port supporting master and slave modes
  • 3 full-featured timers
  • PLL capable of variety of multiplier ratios
  • 136-ball MiniBGA and 144-lead LQFP packages
  • Commercial and Industrial temperature ranges
 
Request Quote
 

Suggested Products